# Interruption

#### MU4IN106 Multi

MU4IN106 - Interruption

## Plan

An interrupt is a mechanism that allows the hardware to force the software to do urgent processing.

The goal of this course is to study the communication between hardware and software using the interrupt signals.

- Hardware view
  - → Who generates the interrupt signals and how are they routed to the MIPS processors?
- Software view
  - → What does the software do when a MIPS processor receives an interrupt signal

#### Hardware point of view

MU4IN106 - Interruption

3

## Memory mapped devices

- A device is a component that can be controlled by registers
  - Device registers are not MIPS registers!
- Registers are placed in the MIPS address space
  - each register has an address aligned to a word
  - the addresses are in the regions accessible in kernel mode
- The address segments are aligned on powers of 2 words
  - This simplifies the decoding because it is sufficient to use the most significant bits in the address and not an arithmetic comparison
- Devices can be multi-channel
  - we have here a multi-TTY, a multi-timer, a muti-ICU
  - each device has as many register cards as channels

### Type of devices

- Devices receive commands from the OS
  - (with sw) to configure or transmit data
  - (with lw) to read the status or retrieve data.
- The devices are always **targets** since they respond to these commands..
- But, some devices can also issue read and write commands on their own behalf and are then also **initiators**.
   This is not the case today

MU4IN106 - Interruption

5

## IRQ Interrupt ReQuest



- IRQ is a boolean signal allowing the device to inform the OS of the end of a command
- It causes suspension of the current program → theft of cycles
- And the execution of an uninterruptible and time-bound Interrupt Service Routine (ISR)
  - read the records most often
  - $_{\circ}$  acknowledge the IRQ ightarrow ask the device to lower the IRQ

#### **TIMER**

The TIMER contains time counters that can raise periodic interrupts. It is a target device controlled by read/write accesses in its registers.

- TIMER\_VALUE (read/write) +1 at each cycle
- TIMER\_MODE (write only) configures the operating mode

bit 0:1 = timer on (countdown); 0 = timer off

bit 1:1 IRQ requested; 0 IRQ masked

- TIMER\_PERIOD (write only) period between 2 IRQ
- TIMER\_RESETIRQ (write only) writing to this address acknowledges the IRQ



\*This component contains 2 timers, but the number is configurable.

MU4IN106 - Interruption

TIMER



-

#### TTY terminal controller



All registers are word aligned, each terminal uses a segment of 4 words.

For each controlled terminal

- TTY\_WRITE 1 byte write only output to the screen
- TTY\_STATUS 1 byte read only
   # 0 if there is a pending character in TTY\_READ
- TTY\_READ 1 byte read only character typed on keyboard
- TTY\_CONFIG not used in this version allows the configuration of e.g. data throughput

Each TTY raises a single IRQ if a character is received But usually, there is another one when a character can be sent!

MU4IN106 - Interruption

Q

#### TTY terminal controller



## IRQ routing in the SoC



# Interrupt Controler Unit ICU



It is absolutely necessary to configure the ICUs so that an IRQ is "routed" to a single MIPS

### Interrupt Controler Unit ICU

The ICU is a multi-concentrator of IRQ signals. Each IRQ can be masked. In the case of a multicore architecture, it allows to route IRQs to any MIPS. It is a target device controlled by read/write accesses in its registers.

- ICU\_STATE (read only) status of IRQ lines
- ICU\_MASK (read only) IRQ line masks
- ICU\_CLEAR (write only) command to set IRQ masks to 0
- ICU\_SET (write only) command to set IRQ masks to 1
- ICU\_HIGHEST (read only) number of the highest priority active IRQ line





\* The drawn component contains 2 ICUs, the number is configurable.

If there is no active IRQ the ICU\_HIGHEST register contains 32,

This register is named ICU\_IT\_VECTOR in this code

13

MU4IN106 - Interruption

# Accessible address space

- The address space is the set of addresses that can be produced by the MIPS processor, only a part of it is accessible.
- This is a hardware choice defined in top.cpp and in seg.ld

```
seg_reset_base = 0xBFC00000;
seg_kcode_base = 0x800000000;
seg_kunc_base
                 = 0x810000000;
seg_kdata_base = 0x820000000;
seg_code_base
                = 0 \times 00400000;
seg_data_base
                = 0 \times 01000000;
seg_stack_base = 0x020000000;
seg_tty_base
                = 0 \times 900000000;
seg\_timer\_base = 0x910000000;
seg_ioc_base = 0x920000000;
seg_dma_base = 0x930000000;
seg\_gcd\_base = 0x95000000;
seg_fb_base
                = 0x960000000:
seg_icu_base
                = 0x9F000000;
```

- Addresses ≥ 0x80000000 are accessible only in kernel mode
- Note a non-cached segment to compensate for the lack of coherence of L1 caches
- Note the absence of stack segments for the kernel
- Note that the device registers are in the area managed by the kernel

#### Software view

MU4IN106 - Interruption

#### 15

# System registers: Status, Cause, EPC

The register co\_cause (\$13) contains the cause of entry in the kernel (if IRQ, syscall or except)



The register c0\_sr (\$12) contains the MIPS execution mode and the IRQ authorizations



The register c0\_epc (\$14) contains the return address if it is an IRQ or the address of the current instruction for syscall and all exceptions



## Status Register: c0\_sr (\$12 of c0)

contains the interrupt line masks and the execution mode.



MU4IN106 - Interruption

# Behavior of the c0\_sr register (\$12)



#### Behavior of the MIPS

- If UM is 1: the MIPS is in USER mode
- If IE is 1: MIPS allows IRQs to interrupt the current program

#### EXCEPT if the ERL or EXL bits are set to 1, in effect

If one of the ERL or EXL bits is set to 1 then the MIPS is in KERNEL mode with IRQ masked ♥ the state of UM and IE

#### Typical values of co sr for the platform

- When running an application USER  $\rightarrow$  0x0411
- On entry to the kernel  $\rightarrow$  0x0413
- During execution of a syscall → 0x0401



## Cause Register: c0\_cause (\$13 of c0)

The CR register contains the cause of entry in the kernel (after syscall, except or irq)



#### IRQ-0 signal status at the MIPS input

XCODE values actually used in this version of MIPS

 $\theta_{10} = 0000_2$ : INT Interruption

 $4_{10}^{10} = 0100_2^2$ : ADEL Illegal address for reading

 $5_{10}^{2} = 0101_{2}^{2}$ : ADES Illegal address for writing

 $6_{10}^{-} = 0110_{2}^{-}$ : IBE Bus error on instruction access

 $7_{10}^{\circ}$  =  $0111_2^{\circ}$ : DBE Bus error on data access

 $8_{10}^{2} = 1000_{2}^{2}$ : SYS System call (SYSCALL)

 $9_{10}^{-2} = 1001_{2}^{-2}$ : BP Stop point (BREAK)

 $10_{10}^{2} = 1010_{2}^{2}$ : RI Codop illegal

 $11_{10}^{1} = 1011_{2}^{1}$ : CPU Coprocessor inaccessible

 $12_{10}^{-1} = 1100_{2}^{-1}$ : OVF Arithmetic overflow

MU4IN106 - Interruption



19

mtc0 \$GPR, \$13 mfc0 \$GPR, \$13

#### Input and output of the kernel

#### syscall or exception or interrupt

eret

c0 sr.EXL  $\leftarrow$  1

setting of the EXL bit of the Status Register, thus switching to kernel mode masked interrupts

c0\_cause.XCODE ← cause number for example 8 if the cause is syscall

 $EPC \leftarrow PC \text{ or } PC+4$ 

PC address of the current instruction for syscall and exception

PC+4 next address for interrupt

 $PC \leftarrow 0 \times 80000180$ 

This is where the **kentry** is located [syscall, exception, interrupt]

c0 sr.EXL  $\leftarrow$  0

setting of the EXL bit of the register
Status Register, thus switching to

co sr.UM mode and with interrupt or

not according to **c0 sr.IE** 

 $c0_{sr.UM} = 1 \Rightarrow user mode$ 

 $c0_{sr.IE} = 1 \Rightarrow int authorized$ 

 $PC \leftarrow EPC$ 

designates the address of the next instruction to be executed

The coprocessor 0 (c0) registers (called system registers) are in red

MU4IN106 - Interruption

### Multiprogramming

- Multiprogramming is the ability of a computer to run multiple independent applications at the same time
  - $\rightarrow$  one or more applications per processor.
- In the absence of virtual memory, it is not simply possible for applications to be independent because they all share the same address space.
- The GIET gives an illusion of independence, the applications cannot communicate with each other (software limitation).
  - each application has its own main()
  - each application has its own execution stack
  - but all these applications are in the same executable
- We use a GCC trick to know the addresses of main()

MU4IN106 - Interruption

21

### Reset code 1/2

- It is the reset that does everything here... the GIET is a
   "static operating system" where everything is created at startup
- All MIPS start on the same reset code
- Configuration by each MIPS
  - routing of the interrupts that it manages by configuring its ICU
  - initialization of the interrupt vector
  - configuration of the timer period
  - initialization of its stack pointer(s)
  - initialization of thread contexts (not yet)
- Each MIPS jumps into its own main()
- The addresses of main() are placed at the beginning of the .data section

#### Reset code 2/2



MU4IN106 - Interruption

23

# main() addresses

```
main_pgcd.c :
app.ld:
      INCLUDE seg.ld
                                                      attribute__ ((constructor)) void main_pgcd()
      SECTIONS
                                                         int opx:
          . = seg_code_base;
                                                         int opy;
                                                         tty_printf(" Interactive PGCD \n");
          seg_code:
          {
                                                         [...]
              *(.mycode)
              *(.text)
          }
                                              main prime.c :
          . = seg_data_base;
          seg_data:
                                                      _attribute__ ((constructor))    void main_prime()
              *(.ctors)
                                                         unsigned prime[MAX];
              *(.rodata)
                                                         unsigned tested_value = 2;
              *(.rodata.*)
                                                         unsigned next_empty_slot = 0;
              *(.data)
                                                         unsigned is_prime;
              *(.lit8)
                                                         unsigned i;
              *(.lit4)
                                                         tty_printf("*** Starting Prime Computation ***");
              *(.sdata)
              *(.bss)
                                                         [...]
              *(COMMON)
                                                    }
              *(.sbss)
              *(.scommon)
          }
```

### Access to device registers

- When the OS reads a device register, it is to know if a command is finished or to read data which has just came.
- The goal of GCC is to reduce the number of memory reads, when it can, it assigns registers to variables and thus avoids reads.
- This behavior is a problem for variables that are device register addresses.

```
int *registre_de_periph = address ; → we will see the code :-)
while ( *periph_register == 0 );
    → the compiler will probably assign a register of the MIPS

Then → volatile int *periph_register = address ;
```

MU4IN106 - Interruption

25

# interrupt manager 1/2

- The GIET is invoked when an IRQ is raised
  - The GIET analyzes the XCODE field of the cause register CO CAUSE
  - If it is an interrupt, it jumps to the int handler
  - GIET saves temporary and EPC registers
  - The GIET jumps to the \_int\_demux function which will invoke the correct ISR as it is a C function, it saves the persistent registers it uses.
  - when \_int\_demux returns, the GIET restores the temporary registers
  - The GIET returns to the EPC address
- All this code is executed in non-stop mode
- The GIET uses the user application stack

## interrupt manager 2/2

- The int demux function invokes the correct ISR
  - It reads the ICU component to know the priority IRQ from 0 to 32
  - It uses the number as an index to access the interrupt vector which contains the addresses of the ISR functions
- The interrupt vector is an array of function pointers
  - Box n°i contains the address of the ISR function for IRQ n°i
- An ISR must
  - read or write a data or an end of command status
  - always acquire the IRQ, the way depends on the component
  - in general, it can start a new command, not here

MU4IN106 - Interruption

27

## Synchronous communication

- It is a communication in which the OS reads directly the registers of the registers of the device to know if there is a data to read or if it can send a command.
- tty\_getc is blocking the application

```
unsigned int tty_getc(char *byte)
                                                 unsigned int _tty_read(char *buffer, unsigned int length)
    unsigned int ret = 0;
                                                      volatile unsigned int *tty_address;
    while (ret == 0)
                                                      unsigned int proc_id;
         ret = sys_call(SYSCALL_TTY_READ,
                                                      unsigned int task_id;
                   (unsigned int)byte,
                                                      unsigned int tty_id;
                                                      task_id = _current_task_array[proc_id];
tty_id = _task_context_array[(proc_id*NB_MAXTASKS + task_id)*64 + 34];
if(tty_id == 0)    tty_id = proc_id*NB_MAXTASKS + task_id;
    return 0;
                                                                          tty_id = tty_id - 0x80000000;
                                                      tty_address = (unsigned int*)&seg_tty_base + tty_id*TTY_SPAN;
                           GIET
                                                      if ((tty_address[TTY_STATUS] & 0x1) != 0x1) return 0;
                                                      *buffer = (char)tty_address[TTY_READ];
                                                      return 1;
```

## Asynchronous communication 1/2

- A buffer in the OS records the received data when it arrives
- This buffer is read by the application (via the GIET) when it needs it
- Sequence of asynchronous steps
  - On the one hand
    - the user presses a key on the keyboard  $\rightarrow$  IRQ of TTY n°i
    - the OS run the IRQ handler  $\rightarrow$  run the ISR of the TTY
    - the ISR reads the character and places it in a buffer for the TTY n°i
  - On the other hand
    - the application asks to read the keyboard
    - executes a syscall that reads the buffer
      - returns 1 if ok
      - returns 0 if no character

MU4IN106 - Interruption

29

# Asynchronous communication 2/2

- It is a communication in which the OS reads or writes a buffer thus not the registers of the device to know if there is a data to read or if it can send a command.
- tty\_getc\_irg is also blocking the application

```
in_unckdata volatile unsigned char _tty_get_buf[NB_PROCS*NB_MAXTASKS];
                                                         in_unckdata volatile unsigned char _tty_get_full[NB_PROCS*NB_MAXTASKS] = {
    [0 ... NB_PROCS*NB_MAXTASKS-1] = 0
Note the declaration of the
buffers
unsigned int tty_getc_irq(char *byte)
                                                         unsigned int _tty_read_irq(char *buffer, unsigned int length)
                                                              unsigned int proc_id;
     unsigned int ret = 0;
     while (ret == 0)
                                                              unsigned int task_id;
                                                              unsigned int tty_id;
          ret = sys_call(SYSCALL_TTY_READ_IRQ,
                                                              proc_id = _procid();
task_id = _current_task_array[proc_id];
tty_id = _task_context_array[(proc_id*NB_MAXTASKS + task_id)*64 + 34];
if(tty_id == 0)    tty_id = proc_id*NB_MAXTASKS + task_id;
                     (unsigned int)byte,
                                                                                   tty_id = tty_id - 0x80000000;
     return 0;
                                                              if (_tty_get_full[tty_id] == 0) return 0;
                                                              *buffer = _tty_get_buf[tty_id];
                                                              _tty_get_full[tty_id] = 0;
                             GIET
                                                              return 1;
```

## IRQ processing 1/2

```
_giet:
                                    mfc0
                                                         $27,
                                                                              $13
                                                                                                                                 /* $27 <= Cause register */
                                                                                                                                 /* $26 <= _cause_vector */
                                    la
                                                         $26,
                                                                               _cause_vector
                                                         $27,
                                    andi
                                                                              $27,
                                                                                                  0x3c
                                                                                                                                  /* $27 <= XCODE*4 */
                                    addu
                                                         $26,
                                                                              $26,
                                                                                                   $27
                                                                                                                                 /* $26 <= &_cause_vector[XCODE] */
                                    1w
                                                         $26,
                                                                              ($26)
                                                                                                                                 /* $26 <=
                                                                                                                                                             _cause_vector[XCODE] */
                                                                                                                                 /* Jump indexed by XCODE */
                                    jr
                                                         $26
        _int_handler:
_addiu $29,
                                   $29,
                                                         /* stack space reservation (19 registers to
save and 4 free words to call function)
                                                                                                                                      restore:
                                                                                                                                            .set noat
lw $
              .set noat
                                                                                                                                                                     4*4($29)
                                                                                                                                                                                              /* restore $1 */
                       $1.
                                   4*4($29)
                                                          /* save $1 */
                                                                                                                                             set at
              set at
                                                         /* save $2 */
/* save $3 */
/* save $4 */
/* save $5 */
/* save $6 */
/* save $7 */
/* save $10 */
/* save $11 */
/* save $12 */
/* save $14 */
/* save $14 */
/* save $25 */
/* save $31 */
                                                                                                                                                         $2
                                                                                                                                                                     4*5($29)
                                                                                                                                                                                               /* restore $2
                        $2
                                   5*4($29)
                                                                                                                                                                     4*6($29)
4*7($29)
4*8($29)
                                                                                                                                                                                               /* restore $3 */
/* restore $4 */
/* restore $5 */
                                                                                                                                                                                              /* restore $5 */
/* restore $6 */
/* restore $7 */
/* restore $8 */
/* restore $9 */
/* restore $10 */
/* restore $12 */
/* restore $13 */
/* restore $14 */
/* restore $15 */
/* restore $24 */
/* restore $25 */
/* restore $25 */
                                                                                                                                                                     4*9($29)
4*10($29)
4*11($29)
                                                                                                                                                         $9.
                                                                                                                                                                      4*12($29)
                                                                                                                                                                     4*13($29)
4*14($29)
4*15($29)
                        $13,
$14,
                                                                                                                                                                     4*16($29)
4*17($29)
4*18($29)
                        $15
                        $24
                                    19*4($29
                                                                                                                                                         $24
                                                                                                                                                                      4*19($29)
                                   21*4($29)
                                                                                                                                                                                               /* restore $25 */
/* restore $31 */
             sw
mflo
                        $31.
                                   22*4($29)
                                                          /* save L0 */
                                                                                                                                                                     4*22($29)
                                                                                                                                            mt lo
                                                                                                                                                                                               /* restore LO */
                                   23*4($29)
                                                          /* save HI */
                                                                                                                                            lw
mthi
                                                                                                                                                                     4*23($29)
                                   $14
24*4($29)
                                                                                                                                                                                              /* restore HI */
/* return address (EPC) */
/* restore stack pointer */
/* restore EPC */
/* exit GIET */
                                                          /* save EPC */
                                                                                                                                                         $26
                                                                                                                                                                     4*24($29)
                                                                                                                                                         $27
                                                                                                                                            addiu
mtc0
                                                                                                                                                                     $29,
$14
                                   _int_demux
                                                          /* jump to a C function to find the proper ISR */
                                                                                                                                                         $27,
                                                                                                                                            eret
MU4IN106 - Interruption
```

## IRQ processing 2/2

```
void _int_demux(void)
                                                            _isr_func_t _interrupt_vector[32] = { [0 ... 31] = &_isr_default };
      int interrupt_index;
      _isr_func_t isr;
                                                                                                   Initialization of the interrupt vector
      /* retrieves the highest priority active interrupt index */
if (!_icu_read(ICU_IT_VECTOR, (unsigned int*)&interrupt_index))
                                                                                                   Jump to the right ISR
             * no interrupt is active */
           if (interrupt_index > 31)
                                                                                                   ISR of Timer One by MIPS
           /* call the ISR corresponding to this index */
                                                                                                   ISR of TTY one per MIPS and per task
           isr = _interrupt_vector[interrupt_index];
isr();
                                                                                         void _isr_tty_get_indexed(unsigned int task_id)
 void _isr_timer()
                                                                                             volatile unsigned int *tty_address;
unsigned int proc_id;
      volatile unsigned int *timer_address;
      unsigned int proc_id;
                                                                                              proc_id = _procid();
                                                                                             tty_address = (unsigned int*)&seg_tty_base
+ (proc_id * NB_MAXTASKS * TTY_SPAN)
+ (task_id * TTY_SPAN);
      timer_address = (unsigned int*)&seg_timer_base + (proc_id * TIMER_SPAN);
      timer_address[TIMER_RESETIRQ] = 0; /* reset IRQ */
                                                                                             unsigned int tty_id = _procid() * NB_MAXTASKS + task_id;
      _putk("\n\n!!! Interrupt timer received at cycle: ");
                                                                                             /* save character and reset IRQ */
_tty_get_buf[tty_id] = (unsigned char)tty_address[TTY_READ];
      char *buf = "
      int date = (int)_proctime();
_itoa_dec(date, buf);
                                                                                                 signals character available */
                                                                                              _tty_get_full[tty_id] = 1;
      _putk(buf);
                                                                                         void _isr_tty_get()
      _putk("\n\n");
                                                                                              _isr_tty_get_indexed(0);
MU4IN106 - Interruption
                                                                                                                                                               32
```

#### Conclusion

MU4IN106 - Interruption

33

#### We have seen

- That the devices are accessible via memory mapped registers (in the MIPS address space).
- That the address segments have a size in power of 2 and are aligned (the address of the first byte is a multiple of the size)
- That an IRQ is a Boolean signal that allows a device to request the OS for its own account (it steals this time from applications)
- That the IRQs are routed to the MIPS through an ICU.
- That the TIMER allows the periodic lifting of IRQs
- That the TTY sends IRQs when a key is typed on the keyboard.
- That an ISR is the processing code for an IRQ.
- That the GIET initializes everything in the startup code (reset)
- Let each application start on its own main()
- That communications can be synchronous or asynchronous

#### In TME

- You will answer course questions to verify your understanding
- You will run several programs on the platform seen above by activating the interrupts progressively in the startup code and observe the behavior of the code.
- You will have to read the GIET code and study
  the execution traces to determine the time taken by
  the processing of the interrupt routines.

MU4IN106 - Interruption